Intel Corporation (INTC)
NASDAQ: INTC · Real-Time Price · USD
83.47
+0.93 (1.13%)
Apr 27, 2026, 12:23 PM EDT - Market open
← View all transcripts

Status Update

Jul 26, 2021

Speaker 1

Today's events include forward looking statements about our process technology and other topics, which are based on our current expectations and subject to risks and uncertainties. Please refer to today's press release at intc.com for more information on the risk factors that could cause actual results to differ materially.

Speaker 2

Good afternoon and thank you for joining us today. It's great to be with you again. Back in March, shortly after I rejoined Intel, I unveiled the evolution of Intel's integrated device manufacturer or IDM model, IDM 2.0. This is our winning strategy to remain a leading developer of process technology, of semiconductors and the leading provider of silicon globally during what I believe will be a sustained period of global demand. There are 3 key aspects of IDM 2.0.

1st, we will continue to build the majority of Products in our internal fabs using our internal factory network. 2nd, we will expand our use of 3rd party foundry capacity across our portfolio to deliver the best products in every category in which we participate. 3rd, we will invest to become a world Class foundry business and a major provider of U. S. And European based capacity to serve customers globally.

Since we last spoke, we have been moving at a torrid pace to deliver on this strategy. I am proud of the progress we are making, but There is still so much more to do. In addition to the more than $20,000,000,000 in investments we announced previously for our Arizona site, We shared additional investments including the $3,500,000,000 in our New Mexico facility to support manufacturing of our advanced packaging technology And there is more yet to come. While a primary focus of our last webcast centered on the strategic decisions and investments we've made to build more manufacturing capacity. Today, I want to zoom in on our process and packaging technologies.

Delivering leadership products requires the right combination Process and packaging, silicon and platforms, software and at scale manufacturing. This is a combination Only Intel has, including our unquestioned leadership and breakthroughs in areas like 3 d Packaging Technology. But as you've heard me say before, we need to accelerate our clock rate of innovation. Today, I will share with you one of the most detailed roadmaps we have Ever provided spanning process and packaging technologies, a road map that shows how we will continue our own question packaging leadership And how we will get to process performance parity and then leadership sooner than you think. Before we dive into the technology And what customers can expect from us in the future, I'd like to first tackle one of the more confusing issues faced by our entire industry, node naming.

Intel, like the rest of the industry, has recognized that we need to evolve the way we talk about process nodes. For those not as familiar with how we build chips and what we mean by nodes, let me give you a simple explanation of a few critical pieces relevant To today's discussion, microprocessors consist of billions of transistors connected together in a specific pattern. These transistors are onoff switches that process the ones and zeros of electrical data. A region at the top of the transistor is called the gate, And this determines whether the transistor is on or off. The process node refers to the intricate recipe For thousands of steps we take to build these transistors, the goal is to make them smaller, faster, cheaper and more energy efficient, All of which leads to more powerful chips.

Originally, process nodes were named after the physical length of these transistor gates and were measured in microns. As transistors became smaller and the gate length shrank, we started measuring in nanometers. In 1997, as the technology continued to progress, Other innovations such as strained silicon aside from just shrinking the transistors became equally important to making them faster, Cheaper and more energy efficient. This is when the traditional naming approach stopped matching the actual transistor gate. The industry diverged even further in 2011 following our introduction of FinFET, which was an entirely new way of building transistors with unique shapes And structures, these days, the various naming and numbering schemes used across the industry, including ours, no longer refer to any specific measurement and Don't tell the full story of how to achieve the best balance of power, efficiency and performance.

So today, We're refreshing our lexicon to create a clear, consistent and meaningful framework to help our customers have a more accurate view Process nodes across the industry to make better informed decisions. Let me walk you through it. We are already in High volume production with the 10 nanometer SuperFin node that we introduced last year, with the largest single intranode enhancement in Intel's history. This name will not change. Based on performance and power projections, our next node, which we previously called enhanced SuperFin, Now becomes Intel 7.

Intel 7 will be followed by Intel 4 and Intel 3. After Intel 3, The next node will be called Intel 20A. This last change reflects that Moore's Law is alive and well. As we get closer to the One node, we will be moving to naming that better evokes a new era where we are crafting devices and materials at the atomic level, The Angstrom era of semiconductors. We have a clear path for the next decade of innovation to go to 1 and well beyond.

I'd like to say that until the periodic table is exhausted, Moore's Law isn't over, and we will be relentless in our path to innovate With the magic of silicon, our new names are based on key technical parameters that matter to our customers performance, power and area. We'll go through all this in more detail today. A few of the technologies we have talked about before and others you'll be seeing for the first time To help unpack the incredible innovations Intel is delivering today and developing for tomorrow, I'd like to welcome the leader of our Global Technology Development team, Doctor. Ann Kelleher. Ann?

Speaker 3

Thanks, Pat. It's a pleasure to join you today. Process and packaging are at the very heart of Intel's heritage and the foundation of everything we built. Today, we will unveil our process and packaging roadmaps that show how we're accelerating to deliver an annual cadence of process and packaging innovations through 2025 and beyond. With the exploding demand for silicon across a swath of applications, it's also important to emphasize That many of the innovations we discussed today will also be available to our Intel Foundry Services customers.

We have many innovative technologies to cover, and I'm really excited for you to see what we've been up to. First, let's begin with what we have in production today. We have made tremendous progress with our Intel 10 nanometer process technology. Again, remember that the new naming structure will begin with the node after 10 nanometer SuperFin. We have ramped our production into high volume in 3 factories.

That's in Oregon, Arizona and Israel. Furthermore, our volume production has crossed over. This means we are manufacturing more Intel 10 nanometer wafers Then 14 nanometer wafers. In short, 10 nanometer is doing really well. Now let's look ahead at what's coming, Starting with our next process generation.

We have previously referred to this node as enhanced SuperFin. We're expecting an approximately 10% to 15% performance per watt increase over 10 nanometer SuperFin As we evolve the node with additional transistor level optimizations, this is equivalent to a full node of performance gain. As a result, we believe that Intel 7 is an appropriate name to help customers understand The kind of competitive performance being delivered by the node. Intel 7 realizes this big jump in performance Thanks to amazing innovations, including moving electrons through the channel faster by using increased strain and more low resistant materials delivering better energy control through novel high density patterning techniques and streamlined structures enabling improved power delivery and better routing and higher metal stack. We will begin shipping products on Intel 7 later this year.

The Alder Lake Klein family will start rolling out in 2021, followed by Sapphire Rapids for the data center, which will be in production in the Q1 of 2022. Intel 4 comes after Intel 7 and will be ready for production in the second half of twenty twenty two Her product shipping in 2023. These products include Meteor Lake, her client and Granite Rapids for the data center. In March, we told you we had put the previous issues with this process now behind us. I think it's important That we spell out what that means.

1st, we hit an important milestone when we taped in the Meteor Lake client compute tile Last quarter. Beyond the actual wafer, we're right where we expect to be relative to our performance and defect density expectations. Indeed, our defect density trend is on the right path to meet our product commitments. Intel 4 is also our 1st node To fully embrace the use of extreme EUV lithography or EUV. EUV involves a highly complex Optical system of lenses and mirrors that focuses a 13.5 nanometer wavelength of light To print incredibly small features on silicon.

This is a vast improvement over prior technology that use light at a wavelength of 193 nanometer. Intel and ASML have a long working relationship, And we are confident that working together, we will be able to support our requirements. As EUV evolves, Intel plans to adopt the latest tools as soon as they become available. This ensures our fabs Have the latest features from ASML to deliver the highest productivity in support of our technology requirements. Ramping EUV into volume requires an entire ecosystem surrounding the equipment: photoresist, Mass generation, pellicle production and metrology, and we have put a great deal of effort into building this ecosystem.

In fact, Intel's IMS subsidiary is the primary supplier of EUV multibeam mass writers worldwide. These tools are essential for creating high resolution masks, which are a critical part of enabling EUV lithography. This mass rating technology is a competitive advantage for us as well as a key enabler for the industry. We are working together also to define, build and deploy the next generation of EUV tools referred to as high numerical aperture EUV or high NA. High NA will integrate even higher precision lenses and mirrors, improving resolution and allowing for even smaller features to be printed on the silicon.

We expect to receive the 1st production high NA UV tool in the industry and intend to be the 1st To implement Hy NA in production beginning in 2025. Progress also depends on close collaboration with other key industry players. Our partnerships with equipment vendors, including Applied Materials, Lam Research and Tel are critical to enable our roadmap and leadership technologies. I am so proud of the work we have done on EUV lithography and other equipment technologies over the last several years. Intel 4 will be followed by Intel 3, which will be ready to begin manufacturing products in the second half of twenty twenty three.

Intel 3 will continue to reap The benefits of FinFET. In fact, our early modeling and test chip data is showing that Intel 3 will deliver Around an 18% transistor performance per watt increase over Intel 4, along with additional improvements Empower and Area. These amazing results derive from several factors, including the addition of a denser, higher performance library beyond Intel 4 increased intrinsic drive current To fully optimize the FinFET transistor, an optimized interconnect metal stack with reduced via resistance And increased use of EUV compared to Intel 4. This is a higher level of improvement Then a standard full node improvement for us. Our next node after Intel 3, as Pat said, We'll be called Intel 20A, marking the start of the Angstrom ERA Semiconductors.

Intel has a long history of foundational process innovations. We led the transition from strained silicon at 19 nanometer To high k metal gate at 45 nanometer. We led again with the introduction of FinFET at 22 nanometer. All these innovations propel the industry forward by leaps and bounds as we continued the relentless pursuit of Moore's Law. Intel 20A will be another watershed moment in process technology when we introduce it in the first half of twenty twenty four.

It will feature 2 groundbreaking technologies, an entirely new transistor architecture named RibbonFESH, A first of its kind innovation called Powervia to improve power delivery. Here to tell you more about both of these amazing technologies is Doctor. Sanjay Naturajan. Sanjay leads the team developing our future process technologies. Sanjay?

Speaker 4

Thanks, Anne. I am pumped to take the wraps off 2 innovations that I believe will transform silicon process technology as we continue to push the boundaries of physics. The first is our new backside power delivery network called Powervia. This is a unique technology developed by Intel engineers We'll make its debut in Intel 20A. Traditional interconnect technology connects on top of the transistor layer with the resulting intermixing of power and signal wires, Routing inefficiencies arise, hampering both performance and power.

Our solution is a novel process where the power wires are placed underneath the transistor layer On the backside of the wafer, by eliminating the need for power routing on the front side of the wafer, more resources become available to optimize signal routing and reduce delay. This also enables better power delivery by reducing droop and lowering noise. This allows us to optimize for performance, power and area depending on the product needs. We have been perfecting this process over the last several years and PowerVIA will be an industry first deployment of a backside power delivery network. As we look to productize this innovation, our defect density, performance and reliability give us confidence that it will be ready to ramp into production.

In fact, we expect to test PowerVIA on earlier notes to ensure this groundbreaking technology is fully ready before it ramps in volume with Intel 20A in 2024. These test chip and SEM images show the structure of our PowerVIA here. We can't wait to get PowerVIA into customer product so that they can reap the benefits. And there are even more innovations to come. Intel 20A will also introduce our first new transistor architecture Since we pioneered FinFETs in 2011, gate all around transistors.

Gate all around has been in development across the industry for several years And the name comes from the transistor architecture. Wrapping the gate completely around the channel means better control and a higher drive current at all voltages. This delivers faster transistor switching speeds, which ultimately translate to higher performance products. And by stacking multiple channels called nano ribbons, We can achieve the same drive current as multiple fins, but in a smaller footprint. Our implementation of Nano Ribbons enables the width of the ribbons to be modulated to accommodate multiple applications.

We call our version RibbonFET. These test chip and SEM images show the architecture of our RibbonFET. Based on test chip measurements, we expect our RibbonFET transistors to deliver performance and density improvement beyond today's FinFET transistors. The introduction of Intel 20A with PowerVia and RibbonFET highlight Intel's innovation leadership. Beyond Intel 20A, Intel 18A is already in development for early 2025 with refinements to RibbonFET that will deliver another major jump in transistor performance along with clear process performance leadership.

But you're going to have to wait a little longer to hear more about that. Because predictability is critically important to our customers, we have put a concerted focus on schedule predictability throughout our development process. This frees Intel's innovation engine to lead in high differentiation areas such as PowerVia and RibbonFET. I am truly proud of the And can't wait for our customers to realize the incredible benefits of products built using these technologies. Back to you, Anne.

Speaker 3

Thanks, Sanjay. And thank you to you and your team of engineers for their hard work on delivering these innovations. Our engineers in the fabs in Oregon, Ireland, Israel and Arizona are working to get the sites ready for Intel 4, Intel 3 and Intel 20A production. Another area in which Intel is driving Industry leading technologies is advanced packaging. Packaging is becoming even more important As we now need to scale and stack tiles vertically to realize the effects of Moore's Law.

Packaging is also a crucial component for our IDM 2.0 strategy, enabling us to create leadership products, Incorporating disparate nodes and processes. Let's start with EMIP, Intel's 2.5d solution. Now Intel has been shaping EMIP since 2017, but here's a quick video refresher on the technology. Not only will Sapphire Rapids be the 1st Xeon product to ship in volume with EMIB, but EMIB enables Intel to build products that were Impossible a couple of years ago. Indeed, Sapphire Rapids really is a big deal.

It is the 1st dual reticle sized device Delivering nearly the same performance as monolithic designs in the industry. That's a great achievement, But we have to build it in a cost effective manner. Here again, EMIB is a great solution. SAFIRE Rapid's structural cost will benefit From EMID's inherent efficiency of using local silicon interconnect embedded in the substrate versus using a large silicon interposer. By comparison to a standard package interconnect, EMIV has twice the bandwidth density and 4 times better power efficiency.

With current EMIB technology already in production, we are working on the next generation of EMIB, Starting with solutions for future high bandwidth products. Our next generation EMIB will scale from the existing 55 micron bund pitch To 45 microns, I will then move to 40 microns in the 3rd generations. We are also using that 45 micron pitch EMIB on a 92x92 millimeter package, which will be the world's largest ball grid array package. As we look at Viveras, Meteor Lake is our 2nd generation Implementation of this advanced packaging technology in a client product. Meteor Lake with Paveris will feature A micro bump interconnect pitch of 36 microns tile spanning multiple process technology nodes on the same product A dynamic thermal design power range from 5 to 125 watts.

We can't wait to get Meteor Lake into the lab for testing in anticipation of volume manufacturing. And as we said in March, our Ponte Vecchio GPU We'll be the 1st product powered by both EMIB and 2nd generation Faberis. In addition to assembly technologies That enable interconnect scaling, we have industry leading advanced arc technologies that allow higher precision identification of known good TAS prior to EMIB and for various based packaging. These innovations help us optimize product performance And yield, which are keys to affordable manufacturing. Intel's foundational advanced manufacturing technology, EMIB and FORVERIS, Along with our assembly and test technologies, enable us to deliver leadership products to our customers that redefine integration.

As Pat pointed out, many of these innovations and technologies will be available for both Intel products and our foundry customers' products. But we're not resting on our laurels and are working on innovations beyond EMIB and PREVERIS. If you look at the road map we presented At Architecture Day last year, we briefly talked about 2 new technologies, omni directional interconnect, which we're calling for Verus Omni and Hybrid Bonding Interconnect or for Verus Direct. I'd now like to welcome Doctor. Babik Thabi to join us and share more about Vaveris Omni and Vaveris Direct.

Fabik leads the team driving our roadmap of future packaging innovations. Fabik?

Speaker 5

Thank you, Anne. Let's start with Favoras Omni, which we expect to be ready for volume manufacturing in 2023. Favoras Omni Provides unbounded flexibility for modular design and die to die interconnect as part of our Ongoing shift to wafer level packaging. As the name Omni implies, Foveros Omni allows Integration of multiple disaggregated top tiles with multiple base tiles. Both the top die tiles and base tiles Can be mixed across fab nodes.

With this flexibility, the design possibilities And performance improvements are literally endless. This sounds like magic, but here it is in reality. Foveros Omni uses a combination of true silicon via and true package copper columns To balance high speed signal and power delivery with dense die to die interconnect, it improves on the original Fabros With die to die interconnect starting at 36 micron and scaling down to 25 micron microbumpage, which quadruples pump density to 1600 IOs per millimeter square, all while delivering The same interconnect power of Pavaros at 0.15 picojoule per bit. Now let's look at hybrid bonding, which will also be ready for volume manufacturing in 2023. We call it Favorus Direct.

The name Powerless Direct stems from the move to solderless direct copper to copper bonding, Which enables lower resistance interconnects. This technology will transform We are blurring the lines between where the wafer ends and where packaging begins. Fabros Direct Enables sub-ten micron bump pitches. This provides an order of magnitude increase In the interconnect density for 3 d stacking, the resulting capability of 10,000 IOs per millimeter square Opens up new concept for functional die partitioning that were previously unachievable. For example, one could have a multilevel cache or logic stacking on a die with very low latency without any power penalty.

I can't wait to get this 2 new packaging breakthroughs into customer hands in 2023. Our unique advantage is the ability to combine Any of these leading advanced packaging capabilities to create truly amazing products. With that, I'll send it back to Anne.

Speaker 3

Thank you, Sanjay and Babak. This is absolutely amazing stuff. At the end of the day, all these technical innovations mean our customers can count on Intel To continue delivering products with improved performance and lower power consumption, these products will fuel the continued Digitization of everything and create world changing technology that improves the lives of every person on earth. But of course, there is more. I want to take a moment and preview what we're thinking about beyond 2025.

On the process innovation front, there is more to get all around and backside power, and this is already in the works. For example, we're already working on future nodes beyond 2025 that utilize stacked, NMOS and PMOS And take it all around to the next level. To continue our leadership in Advanced Packaging, we're looking beyond the delivery of Faveris Omni And for Verus Direct in 2023. As we continue to push the envelope in Advanced Packaging, We will be transitioning from electrical to optical packaging with integrated silicon photonics in future generations of our technology. And of course, we continue to work closely with partners in the industry, including Lettie, iMEC and IBM on these and many other innovations to further our process and packaging technologies.

With that, I'll hand it back to Pat to close out today's webcast.

Speaker 2

Thank you, Anne, Sanjay and Bhavik. Wow, truly awesome. I hope you've enjoyed seeing a bit more detail on What we're doing and hearing from some of the smartest technologists leading our innovation engine. Collectively, these innovations will continue our leadership in packaging And will put us on a clear path to process performance parity in 2024 and leadership in 2025 with the introduction of RibbonFET and PowerVIA. It's also important to remember that all what you've seen today is being developed here in the U.

S. In fact, the process technologies we've discussed today We'll begin high volume manufacturing in our Oregon fabs. If you think about it, we are the only leading edge player doing both R and D and manufacturing in the U. S. Creating a domestic lab to fab pipeline.

But even more needs to be done to Sure, a geographically balanced supply chain for the world. This is why we're aggressively adding capacity across our fab network. As you've heard me say before, we expect to announce the sites for our next expansions in Europe and the U. S. Before the end of this year.

These will be large investments, enough to support mega fabs, and it's how we will help the world get to a more balanced and sustainable and secure supply chain. While we are already moving forward with some of these investments on our own, we applaud the policymakers in both the U. S. And EU for acting with urgency on programs that will accelerate our progress and the progress of others in the industry. We are encouraged by the recently announced CHIPS Act to support semiconductor manufacturing and R and D in the U.

S. And we're excited by similar efforts underway in the EU. In summary, Intel is innovating the future of process and packaging technology. Intel will deliver those innovations on a regular cadence, will enable a wider cross section of the industry to take advantage of our amazing technology. Like I said earlier, we are moving at a torrid pace and the industry is responding eagerly to the fact Intel is back.

So let me close by emphasizing the progress we are seeing with our own foundry business. One of the strengths of IFS Is that we offer both leading edge process and packaging innovations as well as modernized access to our historical technologies. The interest from customers in IFS has been strong, and some of the most intense energy has been in our proven advanced packaging technologies. I'm thrilled to announce we have signed AWS as our first customer to use IFS packaging solutions, but there's more. I'm also excited about the opportunity to partner with Qualcomm using our Intel 20A process technology.

Both Intel and Qualcomm believe strongly in the advanced development of mobile compute platforms and ushering in a new era in semiconductors. IFS is off to the races. We have dramatically accelerated our innovation pipeline and wow, That was quite a lot of process and packaging ground to cover. And you can hear even more about Intel's incredible innovation machine At our Intel Innovation event on October 27 28th, join us in San Francisco or virtual. This event will be fully hybrid.

Thanks for your attention.

Speaker 6

Our first question is from Anantec I'm sorry. From Ian Contreras of Enantec, your line is open.

Speaker 7

Hi, Pat. Hi, Anne. Great presentation. Love the detail. I would like to ask though, because Intel's foundry services strong commitment delivering high performance semiconductor in the next 5 years, It would naturally suggest that Intel might start working with traditional companies that have been competitors for decades.

Yes. Aside from Qualcomm, are there any highlighted names to note here that you can discuss that you're going just beyond Because talk is kind of cheap.

Speaker 2

Well, I'm very excited about Qualcomm's announcement today. And obviously, they did A lot of technical diligence with us over the last couple of months on Intel 20A, and it's a strong statement, right, of how far We've also said we have over 100 customers in the pipeline and those engagements are progressing very well. Some of those are the packaging technologies like our AWS announcement. Some of those are what I call modern nodes, Intel 16 or 16 nanometer process And a lot of interest in Intel 20A and Intel 18A is already underway. Beyond the two names we have today, we don't have any others to announce right now.

Some of these are very traditional names, some who might be seen as competitors of ours in the past, but now we're working with them in this exciting area, some across of customer engagements across a range of industries, across a range of the technology offerings. As I said, IFS is off to the races. Next question?

Speaker 8

Excellent. Thank you.

Speaker 6

And our next question is from CJ Muse of Evercore ISI. Your line is open.

Speaker 9

Yes, good afternoon. Thank you both Pat and Ann for today's presentation. I guess Pat, I want Dig a little bit deeper into EUV, clearly an important part of the presentation today. And it looks like Really adopting at Intel 4, which is your old 7, so it doesn't seem like a change statement there. But 2 part question.

Number 1, are you worried about Behind on the learning curve, what are you doing to kind of accelerate your learning there? And then secondly, given that it sounds like you're not able to get Outsourcing to TSMC over the near term until you're able to get to that parity in 2024? Thank you.

Speaker 2

Yes. So Overall, the EUV engagement, and I'll ask Anne to help me here in a second. Overall, we're seeing great momentum. And as I like to say, it's easier to be number 2 in the bike race This to be number 1. You're able to just catch up much more quickly by exerting less energy and we're really leaning On the learnings that we have from ASML and the deepening relationship that we have with them, also the other industry, Imac IBM that we're working with, so we're able to catch up quickly.

But as you heard us say as well, unquestionably leadership position around High NA or high numerical aperture. So that relationship very critical. We believe that we have adequate capacity of the EUV machines and we're Working very closely with ASML to ramp our capacities internally, separately we've talked about our use of external foundries in the 20 Right, it's leveraging foundries as well as then being a foundry for the industry. So this is entirely consistent with our overall And Anne, maybe a few more comments just on how well the EUV ramp is going for us these days.

Speaker 10

Thank you, Pat. And I'd like to echo what Pat has said, lithography team, which is part of the technology development, has a very strong working relationship with ASML. And the teams are working together not only in setting up the technology for our Basically, the manufacturability of the tool sets. So based on the work that we're doing, we believe we're really well positioned as we go into the ramp of

Speaker 6

Our next question is from Kevin Curle of

Speaker 11

Just wanted to clarify something a bit. It's Great to the 20A technology because that looks really impressive. Is this going to be All of Thunder customers get access to Intel new processes as Intel internal customers?

Speaker 2

Yes. Thank you for that, Kevin. And the simple answer is, yes, we're going to be making the capabilities of IFS available very early, if Not concurrent with our own design teams internally. And what we described today with Qualcomm on Intel 20A is they're essentially concurrent with our own Internal ramp up. So in summary, we're making the best of Intel available to our foundry customers, and this is part of the excitement that we're seeing from the industry as they look IFS and look at this new engagement model with Intel and Amazon, wow, they're saying, boy, I can now collaborate with Intel in And these are just the first two of what we believe will be many, many such engagements as we Look to the future and we said widely that this will include people who are customers, people who are partners and people who might have been considered competitors in the So the Intel fab doors are open wide to the industry and we look forward to many of these announcements in the future.

Speaker 11

Sounds great. Thanks.

Speaker 6

And our next question is from Ross Seymore of Deutsche Bank. Your line is

Speaker 12

Hi, Pat. Thanks so much for all the great details on the aggressive plan to accelerate the road map and clarify the naming Of it as well. I want to get to the TikTok side of things that you said on your recent earnings call that Intel was going to return to. Historically, you did that, so you weren't putting out new process technology and design simultaneously, mitigate some of the risk, etcetera. But it seems like in this instance, to catch up So the competition to get back to parity and a leadership position, you're doing both simultaneously and you're talking about giving high levels of Schedule predictability of not only the node side of things for your foundry customers down the road, but also for your internal customers, The traditional customers, how do you balance doing these simultaneously, having the process technology and the design changes happening Simultaneously to ensure the schedule of predictability that you're desiring.

Speaker 2

Yeah. And the idea of TikTok was always to limit the amount New risk and new innovation you're taking at any one particular moment in time. And for instance, the leadership product on Intel 20A It will be a client product, but it will be a proven microarchitecture design that will be first put on to Intel 20A. So the design is low risk, but the process technology will be higher risk and higher innovation. Also, and I'll ask Sanjay to add here a bit, we also I mentioned that the Power Via technology and it as well as RibbonFET will be part of Intel 20A, but we'll have already proven that on Earlier note, and this idea of limiting the risk that you're taking at any point in time and really building on that capacity, we've already built much more parallelism into our design teams into our R and D teams and given them the capacity, both capital capacity and R and D capacity to have more parallel innovation going on across Sanjay, since you're responsible for this, maybe you might add a few thoughts.

Speaker 4

Thanks, Pat. Yes, I'd love to. So just As Pat outlined, we have this torrid pace of annual almost annual cadence of new process technology from Intel 7 to Intel 18 in 4 years. That, as Pat alluded to, is a well funded effort. It's we have funding for people, funding for the equipment, Funding to really enable us to take these chunks and get each chunk done in a healthy high yielding robust manner.

We also with this annual cadence have limited the scope These things to be more manageable to be completed in this amount of time. Pat alluded to PowerVIA on Intel 20A. And one of the ideas we're doing To manage the risk is to exercise PowerVIA on an earlier technology. So we will have options, test chips, detailed Options to take PowerVIA and combine it with something like Intel 3. So we can do the de risking work of PowerVIA before we go into Intel 20A and combine With Ribbon facts.

So this is one of the ways we're trying to just manage the risks so that each of these changes is going to deliver on time exactly as we promised.

Speaker 2

Yeah. So thank you, Sanjay. And I'll just say the spirit of TikTok is alive and well. We're just doing it at a very torrid pace. Next question please.

Speaker 6

Our next question is from Mark Lapides of Semiconductor Engine. Your line is open.

Speaker 8

Thank you. Thank you for taking my question, Pat and Nan. Quick question, one of your one of the foundries Is looking at bringing the gate all around or the so called nanosheet sooner than later, that is at their 3 nanometer node next It looks like you're trying to push the FinFET as far as long as possible. Is there what's The idea behind pushing instead of bringing the ribbon sets, What's the thinking in terms of bringing the ribbon set at 20 versus 20A versus say a 3?

Speaker 2

Yes. Thank you. Good question, Mark. And Intel has a long history of being the leadership Chip, transistor performance in the industry. If we go all the way back to strained, high k metal gate, FinFET, just multiple generations And as we look at gate all around, we're building a transistor that is unquestionably the highest And again, Sanjay, maybe you could add a few more thoughts on this.

Speaker 4

Yes. Yes. Thank you, Pat. Thanks, Pat. I'd love to.

So if I talk first about FinFET, as Pat said, we have a tradition and a long history of innovation on planar transistors and FinFET, 1st to do strain silicon in production, 1st to do high k metal gate, 1st to do FinFET on 22 nanometer in 20.11. As you can see, when we talk about Intel 7, Intel 4, Intel 3, we're still delivering substantial performance per watt gains on each of these nodes. So We are not out of ideas on how to continue improving a proven FinFET architecture. When we go to Intel 20A, we've made the decision to switch architectures From FinFET to RibbonFET, one thing me and our team is very, very confident about is I can't comment on the timing of whenever anyone else says they're going to do But I am confident that when we do this, we're going to do it best.

Speaker 8

Thank you. Thank you very much.

Speaker 6

And our next question is from David Cantor of Real World Insights. Your line is open.

Speaker 11

Hello, Sanjay, Anne and Pat. Congrats. It's great to see this and hear about some of these So I'm really excited for Foveros, Omni and Direct, certainly for really high performance Ships like the online or AI accelerators would be a great fit. I'm wondering if you have some intuition about the scalability down sort of To the low end of the price stack, if you think about sort of mainstream notebook chips that might be Closer to like $100 rather than $1,000 ASPs. Do you think we can drive those technologies into that Price point, both for Intelie and foundry customers?

Speaker 2

Yes. Hey, so great to talk to you, David, and thanks for the question. The simple answer is yes. And we do see that Packaging technologies, maybe even more than any other aspect, have to be cost effective, and they have to be trading off All sorts of considerations at performance, power delivery, cost effectiveness, manufacturability yield. And as we already mentioned, the Alder Lake will be one of the first examples of these advanced packaging technologies, which has to be very cost Effective for the mobile market.

Bhavik, maybe you could characterize a little bit more some of the cost considerations as we look at Foveros, Omni and Direct.

Speaker 5

Great question. Actually, if you look at Foveros Omni, it really gives you A good cost advantage overpowers by replacing that really big silicon interposer with a small piece of silicon, giving you a very In terms of getting performance, right now we are looking both at client as well as several Alex. And we are examining the performance and see where is the best fit for that technology that gives us Again, another huge advantage.

Speaker 2

Yes, thank you very much. And I'll just say overall, Bobick and team have done just an extraordinary job to Intel is a sustained leader in packaging technologies over now a number of generations, and we think with

Speaker 6

Our next question is from Timothy Arcuri of UBS. Your line is open.

Speaker 13

Thanks a lot. Pat, I was just wondering if you can give a little more detail on some of 10% to 15% performance number for the enhanced super thin and you gave 18% for the What you're now calling 3. But I mean, I can get there if you get sort of 15% to 18% for each of these 4 nodes. But can you provide The performance improvement for which we're now calling 4 nanometer and which we're now calling 20A because you can kind of get close to where TSMC will be out in 2024 If those also have similar 15% to 18% performance improvement. Thank you.

Speaker 2

Yes, thanks. And I'll ask Sanjay to help me a little bit on this one. But I mean, we've given you some of the numbers, you do The math of where those are, I think you get to the answers that you're saying. And we've tried to do the numbering with thoughtfulness in mind of how they compare with the industry As well and the other foundry offerings, we've looked very closely at the power performance in particular, but also the area considerations. And obviously, we expect we go to Intel 20A and then the refinement of RibbonFET with 18A, that's we feel pretty confident that our Best view, we take a conservative view of where we see the competitors to be at that point in time that we're saying, yes, we'll be parity or parity in 2024 and then unquestioned leadership in 2025.

And Sanjay, maybe you can add a little bit more specifics to that. Yes. Thanks, Pat.

Speaker 4

So Intel 7, like we said, we expect 10% to 15% gain over 10 nanometer superfin primarily through increased strain And lower resistance materials, Intel 4, we think is shaping up to be about a 20% performance per watt gain over Intel 7, that's going to have extensive use of EUV and we're really going to lean into EUV as a path to simplify the process and to get Galing, Intel 3 is also a pretty substantial gain. It'll be our last FinFET technology, but it'll deliver 18% performance per watt. We're going to More drive current from the transistor, better interconnect resistances in the back end, even more EUV usage to allow us to shrink some of the That's how we're going to get a solid 18% off of Intel 3. And then Intel 20A, it's going to be revolutionary. When we go from a thin FET to a gate all around, nano ribbon FET.

What I've said is when we do it, we're going to do it best and you'll see that in 2024.

Speaker 2

And of course, as part of Intel 20A, you get performance benefit from PowerVIA as well, right, a better power delivery network. So don't want Undersell yourself there, Sanjay. So next question.

Speaker 6

Our next question is from Vivek Arya of Bank of America. Your line is open.

Speaker 14

Thanks for taking my question and thank you for the presentation. Historically, Pat, when Intel discussed process technology roadmaps, it was also a discussion of the cost Saiid, and a commitment to lowering cost per transistor. So I'm curious like to like, what is the cost delta between if You kind of 14 nanometer as your very optimal baseline. How are the current cost of 10 nanometer today? Where do you think Intel 7 can take that cost structure?

So just any color on the cost side would be extremely

Speaker 2

Yes. And obviously, we didn't cover those aspects in today's discussions very much. And we're probably Prepare to go deeply into that, but we sort of view that continuing cost performance comparison. There are aspects of that as well that get more 2.5 and 3 d packaging technologies, you could think of carving up the dies differently and smaller dies of course even have better cost characteristics than larger And less susceptibility to defects at a given defect density level. So overall, we continue to see our ability to deliver cost improvements generation 2 generation, we're being very aggressive in terms of all aspects of the manufacturing, wafers through fab, the productivity of the tools, our ability to keep driving defect densities.

And would there be any other things that you suggest that we add to that?

Speaker 10

I think one Thank you, Pat. I think one of the key items I'll also add, not only have we our key focus in terms of improving our Performance per watt and our overall performance gain, but we have a very active program across all our technology nodes in terms of ensuring that we hit the cost in terms of and we benchmark that cost. We look at equipment productivity. We look at all our commodities. We look at all the components That feed into our overall wafer costs and our overall cost of our technology.

So I'm very happy with the road map we have right now

Speaker 6

And our last question

Speaker 12

Pat, there are well defined metrics to compare performance On front end processors and transistor density and the like, it's less so on the advanced packaging side. And maybe you answered this partly when you answered the VEK But I was hoping you could help us just better understand what you can do with the EMIB and FERBROS either internally or potentially at the foundry level That you can't do with other advanced technologies either on the cost or the performance side.

Speaker 2

Yes. And I'll ask Bhavik to jump on this and then I'll Close our time today as well. But there's a lot of things that we see that Babik sort of pointed to, for instance, pitch densities, you allow to have more interconnect, Right. As we move to some of the advanced technologies like EMIB, right, you're able to decrease the size of, for instance, So the interposer requirements as well, you're able to go to higher performance. So you're able to have very high Performance chip to chip interconnect, which essentially makes it almost like it's part of 1 die, even though you're able to go to smaller die That have still high performance connections associated with them.

So this lever of trade offs of packaging with iTrade offs becomes a very powerful new tool in our toolbox. Babik, would there be any other points that you want to add to that?

Speaker 5

Yes. Thanks, Pat. So there are several metrics that we can use just to look at the connection between the two dies. You have the number of IOs per millimeter. That's one very important metric.

The other metric is that what is the energy it takes to move one bit from one guy to another terms of picojoule per bit. So those are 2 big metrics. There are also many other important performance factors in packaging like how well can you deliver power to your DAI? How well can you actually get your signals out at the speed they have? So we actually have a whole list of them.

And I don't think that time allows us to go through a lot more detail, but I'll be happy to sit down with you and share those performance benchmarks.

Speaker 2

Well, thank you very much, Bobik. And trust me, Bobik will take you through the benchmarks. So he's happy to spend as much time as you need on those topics. And And Sanjay, thank you for the great updates on the breakthroughs associated with RibbonFET and Power Via. And Anne, just laying out the details of our road map, thank you all so much.

And to everybody who joined us today, thank you for the great questions. And as you think about everything that we've talked about today, announced today, this is the most detailed road map we've ever provided for process and packaging technologies. And I hope you just take away 3 things. First, we are significantly accelerating our clock rate of innovation, Five process nodes in 4 years, that's tremendous and the breakthroughs within them, our first new transistor architecture Over a decade, this is substantial. And to Sanjay and Ann, just congratulations on these breakthroughs.

2nd, we're in a clear path to process performance per watt parity in 'twenty four and leadership in 'twenty five. Coupled with And as you saw from the great support from our ecosystem, including our first IFS customers, the momentum is building. Intel is back and we are picking up the pace, the torrid pace that I've talked about internally is now being across our customers, our partners, our industry. Thank you again for the time today. And if you like today, you got to come back in October because

Powered by